## Phonon-energy-coupling enhancement: Strengthening the chemical bonds of the SiO<sub>2</sub>/Si system

Zhi Chen<sup>a)</sup> and Jun Guo

Department of Electrical and Computer Engineering and Center for Nanoscale Science and Engineering, University of Kentucky, Lexington, Kentucky 40506

Fugian Yang

Department of Chemical and Materials Engineering, University of Kentucky, Lexington, Kentucky 40506

(Received 11 August 2005; accepted 5 January 2006; published online 23 February 2006)

We report a new effect for the  $SiO_2/Si$  system, phonon-energy-coupling enhancement. The vibrational modes of the Si-Si and Si-O bonds exhibit enhanced energy coupling when the rapid thermal processing (RTP) is directly applied to the  $SiO_2/Si$  system. With a combination of the RTP and deuterium (D) anneal, the strongest coupling among the Si-D, Si-Si, and Si-O bonds was observed. It is shown that not only Si-D bonds but also Si-O bonds have been strengthened dramatically when this effect is applied directly to the oxide, leading to an enhanced robustness of the oxide structure. The gate leakage current has been reduced by five orders of magnitude for thin oxides (2.2 nm) and two orders of magnitude for thick oxides (>3 nm). The breakdown voltage has been improved by ~30% © 2006 American Institute of Physics. [DOI: 10.1063/1.2177349]

One of the fundamental limitations for scaling metaloxide-semiconductor (MOS) transistors is that the exponential increase in gate leakage current as oxide is scaled down to below 3 nm.<sup>1</sup> High-k gate oxides have been considered as candidates to replace silicon dioxide or oxynitride.<sup>2-4</sup> However, there are numerous challenging issues facing high-kgate oxides, e.g., threshold and flat-band voltage shifts, low mobility, and Fermi-level pining at the metal-gate/oxide interface.<sup>2–4</sup> If the leakage current of the oxide or oxynitride can be reduced by several orders of magnitude through the structure modification, the oxide/oxynitride may be further scaled down to the ultimate limit.

In 1996, Lyding et al.<sup>5</sup> discovered the hydrogen/ deuterium (H/D) isotope effect of hot-electron degradation of MOS transistors. However, the H/D isotope effect has no effect on the improvement of gate oxide.<sup>6,7</sup> The Si-H/D bondbreaking at the SiO<sub>2</sub>/Si interface is determined by two competing processes. One is that the energy of the bonds is accumulated through excitation by energetic hot electrons.<sup>8,9</sup> The other process is de-excitation where the bond energy is taken away by coupling.<sup>10</sup> It was suggested theoretically that the isotope effect originates from the energy coupling from the Si-D bond to the Si-Si transverse optical (TO) phonon mode, which significantly strengthens the Si-D bonds.<sup>10</sup> We confirmed this theoretical prediction using Fourier transform infrared (FTIR) spectroscopy and noticed that the Si-D vibrational mode (490 cm<sup>-1</sup>) does not exactly match the Si-Si TO mode  $(468 \text{ cm}^{-1})$ .<sup>11</sup> We proposed a hypothesis that the mismatch might result in inefficient energy coupling and, if the Si-D mode could be shifted toward the Si-Si TO mode, the energy coupling might be enhanced, which might result in an enhanced H/D isotope effect. We have further tested the above hypothesis using mechanical and electrical stresses. However, no energy coupling enhancement was observed.

In this letter, we report a surprising discovery of

phonon-energy-coupling enhancement (PECE) of the SiO<sub>2</sub>/Si system using rapid thermal processing (RTP) directly on oxides. Its effect strengthened not only Si-D bonds but also Si-O bonds in the bulk of the oxide, leading to a large reduction of leakage current and improvement of breakdown voltage of SiO<sub>2</sub>.

In our experiments, we used  $n^+$  silicon wafers (n=1 $\times 10^{19}$  cm<sup>-3</sup> and  $\rho = 5 \times 10^{-3} \Omega$ cm) with (100) orientation. Because high-density electrons are present at the SiO<sub>2</sub>/Si interface in MOS transistors, we use  $n^+$  silicon wafers to imitate the situation. For thick oxide (>3.5 nm), thermal oxidation was performed in 100% O2 at 900 °C. For thin oxide (<3.5 nm), thermal oxidation was performed in diluted oxygen (6% O<sub>2</sub>) at 900 °C. Because it is unlikely to have the exact same oxide for each wafer, in order to have accurate comparison, the oxidized wafer was cut into two half-wafers. One half-wafer was used as a control sample without further processing, and the other half was subjected to RTP (Modular Process Technology Co. RTP-600S). The temperature was ramped up to 1050 °C at 27 °C/s, maintained for 1–4 min in N<sub>2</sub>, and ramped down at 50  $^{\circ}$ C/s. Infrared absorbance spectra of the processed wafers were obtained immediately using a FTIR Spectrometer (Thermo Electron Co., Nexus 470), in conjunction with a variable angle specular reflectance accessory (Pike VeeMax II). The spectral range was selected from 400 to 900 cm<sup>-1</sup>. After this, the RTP processed water was annealed in a furnace in 100% D<sub>2</sub> or 100% H<sub>2</sub> at 450 °C for 30 min, and then an infrared spectra of the sample were obtained again. The MOS capacitors were also fabricated by direct evaporation of 120 nm thick aluminium layer on top of the oxide using a shadow mask and 100 nm thick Al layer at the back of the exposed  $n^+$  substrate. The oxide at the back of the wafer was removed in a buffered oxide etch before RTP. After RTP and before evaporation of Al, the back of the wafers were polished using a sandpaper to remove the native oxide. No chemicals were used after RTP. The MOS capacitors were annealed at 450 °C in 100%  $D_2$  or 100%  $H_2$  for 30 min. The oxide thickness was measured using an ellipsometer (Gaertner Sci-

88. 082905-1

<sup>&</sup>lt;sup>a)</sup>Electronic mail: zhichen@engr.uky.edu

<sup>© 2006</sup> American Institute of Physics



FIG. 1. FTIR spectra of Si/SiO<sub>2</sub> samples (23 nm oxide) based on  $n^+$  wafers  $(n=1 \times 10^{19} \text{ cm}^{-3} \text{ and } \rho=5 \times 10^{-3} \Omega \text{ cm})$ : (1) without any annealing, (2) with RTP annealing (1050 °C in nitrogen for 4 min), and (3) with RTP (1050 °C in nitrogen for 4 min) plus deuterium annealing (450 °C for 30 min.). The spectral resolution is 8 cm<sup>-1</sup> with 128 scans and 65° grazing angle.

entific Co.). The current-voltage curves were measured using Agilent 4155B semiconductor analyzer. High-frequency capacitance-voltage (C-V) curves of MOS capacitors were measured using Keithley 590 CV analyzer.

Figure 1 shows the vibrational modes of an as-grown  $SiO_2/Si$  sample (Curve 1), a  $SiO_2/Si$  sample treated in RTP only (Curve 2), and a SiO<sub>2</sub>/Si sample treated in RTP plus  $D_2$ anneal (Curve 3). When the  $SiO_2$  is subjected to RTP process only (Curve 2), the Si-Si TO phonon mode, Si-O TO rocking mode, and the Si-Si longitudinal optical (LO) mode are dramatically enhanced. It should be noted that the vibrational modes are not shifted after the RTP process, upon considering the resolution of  $8 \text{ cm}^{-1}$ . The enhancement for the Si-Si TO mode is about 50%, which is much larger than that for the D<sub>2</sub> anneal only ( $\sim 25\%$ ).<sup>11</sup> When the SiO<sub>2</sub> is subjected to RTP plus D<sub>2</sub> anneal, the Si-Si TO phonon mode, Si-O TO rocking mode, and Si-D bending mode are all dramatically enhanced. The enhancement for the Si-Si TO mode is about 73% which is about three times larger than that for the D<sub>2</sub> anneal only  $(\sim 25\%)$ .<sup>11</sup>

The PECE effect might involve several chemical bonds at the interface and also in the bulk of oxide and Si, including Si–D, Si–Si, and Si–O bonds. The D<sub>2</sub> anneal itself results in weak phonon-energy coupling among the Si-D bending mode (490 cm<sup>-1</sup>), the Si–Si TO mode (468 cm<sup>-1</sup>), and the Si-O TO rocking mode (448 cm<sup>-1</sup>) (see Curves 2 and 3 in Fig. 1 or Ref. 11). The RTP process alone results in larger phonon-energy coupling among the Si-Si TO mode  $(468 \text{ cm}^{-1})$ , the Si–O rocking mode  $(448 \text{ cm}^{-1})$ , and the Si-Si LO mode  $(435 \text{ cm}^{-1})$ [see Curves 1 and 2 in Fig. 1(a)]. We suggest that the thermally induced PECE effect might be caused by the change of the oxide microstructure (stress and bond-angle change) due to thermal effect.<sup>12</sup> The rapid cooling-down (50 °C/s) likely preserves the microstructure change of the oxide, because we did not observe the PECE effect when the SiO<sub>2</sub>/Si sample was annealed in a furnace for slow ramp-up (0.33 °C/s) and ramp-down ( $\sim 0.1$  °C/s). We also observed that if the oxide is thicker than 800 Å, there is no PECE effect after the RTP process. This suggests that the PECE effect may not exist for the polycrystalline silicon/oxide stack that might have a larger tolerance for thermal shock. This also may explain why the semiconductor



FIG. 2. Gate leakage currents of silicon MOS capacitors: (a) using oxide of 11.1 nm with hydrogen anneal (450 °C in 100% H<sub>2</sub> for 30 min) and with RTP (1050 °C in nitrogen for 4 min) plus hydrogen anneal (450 °C in 100% H<sub>2</sub> for 30 min); (b) using oxide of 10.2 nm with deuterium anneal (450 °C in 100% D<sub>2</sub> for 30 min) and with RTP (1050 °C in nitrogen for 4 min) plus deuterium anneal (450 °C in 100% D<sub>2</sub> for 30 min). The area of MOS capacitors is  $4.24 \times 10^{-4}$  (cm<sup>2</sup>).

industry did not find this effect despite RTP is a routine process. It is expected that the energy of Si–D bending mode is more efficiently coupled to other modes after the RTP process, resulting in more robust Si–D bonds. Theoretically, the same argument may also be applied to the Si–O and Si–Si bonds, and thus more robust Si–O and Si–Si bonds may be expected. The direct experimental evidence for strengthening the Si–O bonds is shown in the following paragraphs.

There is no difference for leakage current between the hydrogen-annealed oxide and the deuterium-annealed oxide. It is interesting to examine the effect of RTP alone on the dielectric strength of oxides. Figure 2(a) shows the leakage currents of hydrogen-annealed and RTP plus hydrogenannealed MOS capacitors. Because the vibrational mode of Si–H bonds is far away from the range of 490–448 cm<sup>-1</sup>,<sup>11</sup> there is no energy coupling between the Si-H mode and the Si-Si TO and Si-O rocking modes. Thus, the results shown in Fig. 2(a) are exclusively from RTP. It can be seen that there is a one order-of-magnitude improvement for leakage current and 10% improvement for the breakdown voltage, resulting from RTP alone. With the combination of RTP and D<sub>2</sub> anneal, the leakage current and breakdown voltage are further improved, as shown in Fig. 2(b). The leakage current has been improved by two orders of magnitude and the

Downloaded 23 Feb 2006 to 128.163.42.72. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp



FIG. 3. Gate leakage current density of silicon MOS capacitors with oxide thickness of 2.2 nm on n<sup>+</sup> wafers (n=1×10<sup>19</sup> cm<sup>3</sup>) with deuterium anneal only and with RTP plus deuterium anneal. Leakage current densities of oxides reported in Refs. [13,14] are also plotted here for comparison. (b) High-frequency *C-V* curves of a control sample (without RTP) and samples after RTP with oxide thickness of 3 nm on p-Si (4×10<sup>15</sup> cm<sup>3</sup>). Both samples were finally annealed in deuterium. RTP: 1050 °C in nitrogen for 1.0 min. Deuterium anneal : 450 °C in D<sub>2</sub> for 30 min.

breakdown voltage has been improved by 30%. This result suggests that even if the energy of a single mode—the Si–O rocking mode—was coupled away, the Si–O bonds are significantly strengthened. The above results were obtained from thick oxides ( $\sim$ 10 nm). ]

For ultrathin oxide (<3.5 nm), the dominant leakage current comes from the direct tunneling.<sup>13</sup> From quantum mechanics theory, the direct tunneling current may not be affected by the strengthened Si–O bonds. However, to our great surprise, the oxide leakage current for a 2.2 nm thick oxide is reduced by five orders of magnitude after RTP anneal for 1 min plus D<sub>2</sub> anneal [see Fig. 3(a)]. The quality of our control samples is very similar to that reported by other groups.<sup>13,14</sup> It is still not clear why there is five orders-of-magnitude reduction of direct tunneling current. According to a theory proposed by Khairurrijal *et al.*<sup>13</sup> and refined by Stadele *et al.*,<sup>15</sup> electron effective mass in the oxide layer tends to increase as the oxide thickness decreases to less than 2.8 nm due to the existence of compressive stress in the oxide layer near the oxide/Si interface. Based on their theory, a

plausible explanation might be that the increase in electron effective mass due to RTP-induced compress stress may further reduce the leakage current.

It is of critical importance to examine whether the dramatic leakage current reduction is due to new physics or just thickened oxides, as well as the flat-band shift due to RTP. Every time, the RTP chamber was flushed thoroughly using N<sub>2</sub> before processing and the oxide thickness was measured using an ellipsometer before and after RTP. We did not observe any thickness change of the oxides ranging from 1.7 to 80 nm after RTP. C-V measurement was also carried out to clarify this issue. Figure 3(b) shows high-frequency C-V curves for MOS capacitors with an oxide of 3 nm before and after RTP. It can be seen that the capacitance in accumulation was not changed after RTP, suggesting that the oxide thickness remains the same after RTP. There is a slight flat-bandvoltage shift after RTP (<0.2 V), which is so small that it cannot be responsible for the large reduction of leakage currents. Therefore, it is clear that the leakage current reduction is due to the new phenomena.

From Fig. 2(b) it is clearly seen that the breakdown voltage is increased by over 30%. According to the established models,<sup>16</sup> energetic tunneling electrons induce defect generation, causing breakdown. With the enhanced strength of Si–O bonds, defect generation is reduced, resulting in improved breakdown voltage. Therefore, we expect that the PECE effect may not only reduce the leakage current but also enhance the reliability of ultrathin oxides/oxynitrides.

This research is supported by National Science Foundation (Nos. ECS-0093156 and EPS-0447479). The authors thank Dr. Chandan Samantaray, Pangleen Ong, and Wei Wen for technical assistance. They also thank Ross M. Boyle of Thermo Electron Corporation and Si-Chen Lee of National Taiwan University for helpful suggestions.

- <sup>1</sup>D. A. Buchanan, IBM J. Res. Dev. **43**, 245 (1999).
- <sup>2</sup>K. Onishi, R. N. Choi, C. S. Kang, H.-J. Cho, Y. H. Kim, R. E. Nieh, J. Han, S. A. Krishnan, M. S. Akbar, and J. C. Lee, IEEE Trans. Electron Devices 50, 1517 (2003).
- <sup>3</sup>L.-A. Ragnarsson, L. Pantisano, V. Kaushik, S.-I. Saito, Y. Shimamoto, S. De Gendt, and M. Heyns, Tech. Dig. Int. Electron Devices Meet. **2003**, 87.
- <sup>4</sup>E. P. Gusev, D. A. Buchanan, E. Carter, A. Kumar, and D. DiMaria, *et al.*, Tech. Dig. Int. Electron Devices Meet. **2001**, 451.
- <sup>5</sup>J. W. Lyding, K. Hess, and I. C. Kizilyalli, Appl. Phys. Lett. **68**, 2526 (1996).
- <sup>6</sup>Z. Chen, K. Hess, J. Lee, J. W. Lyding, E. Rosenbaum, I. Kizilyalli, S. Chetlur, and R. Huang, IEEE Electron Device Lett. **21**, 24 (2000).
- <sup>7</sup>E. Li, E. Rosenbaum, J. Tao, G. C.-F. Yeap, M.-R. Lin, and P. Fang, Proc. IEEE Int. Reliability Phys. Symp. **1999**, 253.
- <sup>8</sup>T.-C. Shen, C. Wang, G. C. Ablen, J. R. Tucker, J. W. Lyding, P. Avouris, and R. E. Walkup, Science **268**, 1590 (1995).
- <sup>9</sup>Z. Chen, P. Ong, A. K. Mylin, and V. Singh, Appl. Phys. Lett. **81**, 3278 (2002).
- <sup>10</sup>C. G. Van de Walle and W. B. Jackson, Appl. Phys. Lett. **69**, 2441 (1996).
- <sup>11</sup>Z. Chen, J. Guo, and P. Ong, Appl. Phys. Lett. 83, 2151 (2003).
- <sup>12</sup>K. T. Queeney, M. K. Weldon, J. P. Chang, Y. J. Chabal, A. B. Gurevich, J. Sapjeta, and R. L. Opila, J. Appl. Phys. **87**, 1322 (2000).
- <sup>13</sup>Khairurrijal, W. Mizubayashi, S. Muyazaki, and M. Hirose, J. Appl. Phys. **87**, 3000 (2000).
  <sup>14</sup>B. Brar, G. D. Wilk, and A. C. Seabaugh, Appl. Phys. Lett. **69**, 2728
- (1996).
- <sup>15</sup>M. Stadele, F. Sacconi, A. DiCarlo, and P. Lugli, J. Appl. Phys. **93**, 2681 (2003).
- <sup>16</sup>J. S. Suehle, IEEE Trans. Electron Devices **49**, 958 (2002).